Cirrus-logic EP93xx Manuel d'utilisateur Page 230

  • Télécharger
  • Ajouter à mon manuel
  • Imprimer
  • Page
    / 824
  • Table des matières
  • MARQUE LIVRES
  • Noté. / 5. Basé sur avis des utilisateurs
Vue de la page 229
7-48 DS785UM1
Copyright 2007 Cirrus Logic
Raster Engine With Analog/LCD Integrated Timing and Interface
EP93xx User’s Guide
7
7
7
LEN: Length - Read/Write
The Length value written to this field specifies, in 32-bit
words, the length of video lines that are scanned to the
display. Please see “Setting up the LineLength Register”
on page 7-31 and “Memory Setup Example” on page 7-31.
The remainder of the last word in a video line may not be
used as long as the blanking time is greater than the
remaining number of pixels. The extra pixels will enter the
video chain, but will exit the pipeline during the blanking
interval. When the end of LEN is reached, STEP in the
VLineStep register is added to the address for video data.
VLineStep
Address: 0x8003_0038
Default: 0x0000_0000
Definition: Video Line Step Size Register
Bit Descriptions:
RSVD: Reserved - Unknown during read
STEP: Step - Read/Write
When the end of the video line is reached (see LEN in
LineLength register), the Step value written to this field
(specified in 32-bit words) is added to the address for
every video line that is scanned to the display. Please see
“Memory Setup Example” on page 7-31.
This allows the screen width to be smaller than the video
image width in SDRAM.
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16
RSVD
1514131211109876543210
RSVD STEP
Vue de la page 229
1 2 ... 225 226 227 228 229 230 231 232 233 234 235 ... 823 824

Commentaires sur ces manuels

Pas de commentaire